External Memory Interfaces Intel® Cyclone® 10 GX FPGA IP User Guide

ID 683663
Date 3/29/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

9.4.7. Frequency of Operation

Certain frequencies of operation give you the best possible latency based on the memory parameters. The memory parameters you specify through the parameter editor are converted to clock cycles and rounded up.

In most cases, the frequency and parameter combination is not optimal. If you are using a memory device that has tRCD = 13.09 ns and running the interface at 933 MHz, you get the following results:

  • For quarter-rate implementation (tCk = 4.29 ns):

    tRCD convert to clock cycle = 13.09/4.29 = 3.05, rounded up to 4 clock cycles or 17.16 ns.