Visible to Intel only — GUID: kzd1678203081829
Ixiasoft
1. About the External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP
2. Intel Agilex® 7 M-Series FPGA EMIF IP – Introduction
3. Intel Agilex® 7 M-Series FPGA EMIF IP – Product Architecture
4. Intel Agilex® 7 M-Series FPGA EMIF IP – End-User Signals
5. Intel Agilex® 7 M-Series FPGA EMIF IP – Simulating Memory IP
6. Intel Agilex 7 M-Series FPGA EMIF IP – DDR4 Support
7. Intel Agilex® 7 M-Series FPGA EMIF IP – DDR5 Support
8. Intel Agilex 7 M-Series FPGA EMIF IP – LPDDR5 Support
9. Intel Agilex® 7 M-Series FPGA EMIF IP – Timing Closure
10. Intel Agilex® 7 M-Series FPGA EMIF IP – Controller Optimization
11. Intel Agilex® 7 M-Series FPGA EMIF IP – Debugging
12. Document Revision History for External Memory Interfaces Intel Agilex® 7 M-Series FPGA IP User Guide
3.1.1. Intel Agilex® 7 M-Series EMIF Architecture: I/O Subsystem
3.1.2. Intel Agilex® 7 M-Series EMIF Architecture: I/O SSM
3.1.3. Intel Agilex® 7 M-Series EMIF Architecture: I/O Bank
3.1.4. Intel Agilex® 7 M-Series EMIF Architecture: I/O Lane
3.1.5. Intel Agilex® 7 M-Series EMIF Architecture: Input DQS Clock Tree
3.1.6. Intel Agilex® 7 M-Series EMIF Architecture: PHY Clock Tree
3.1.7. Intel Agilex® 7 M-Series EMIF Architecture: PLL Reference Clock Networks
3.1.8. Intel Agilex® 7 M-Series EMIF Architecture: Clock Phase Alignment
3.1.9. User Clock in Different Core Access Modes
6.2.4.1. Address and Command Pin Placement for DDR4
6.2.4.2. DDR4 Data Width Mapping
6.2.4.3. General Guidelines - DDR4
6.2.4.4. x4 DIMM Implementation
6.2.4.5. Specific Pin Connection Requirements
6.2.4.6. Command and Address Signals
6.2.4.7. Clock Signals
6.2.4.8. Data, Data Strobes, DM/DBI, and Optional ECC Signals
6.3.5.1. Single Rank x 8 Discrete (Component) Topology
6.3.5.2. Single Rank x 16 Discrete (Component) Topology
6.3.5.3. ADDR/CMD Reference Voltage/RESET Signal Routing Guidelines for Single Rank x 8 and Single Rank x 16 Discrete (Component) Topologies
6.3.5.4. Skew Matching Guidelines for DDR4 Discrete Configurations
6.3.5.5. Power Delivery Recommendations for DDR4 Discrete Configurations
6.3.5.6. Intel Agilex® 7 M-Series EMIF Pin Swapping Guidelines
7.2.1. Intel Agilex® 7 M-Series FPGA EMIF IP Interface Pins
7.2.2. Intel Agilex® 7 M-Series FPGA EMIF IP Resources
7.2.3. Pin Guidelines for Intel Agilex® 7 M-Series FPGA EMIF IP
7.2.4. Pin Placements for Intel Agilex 7 M-Series FPGA DDR5 EMIF IP
7.2.5. Intel Agilex® 7 M-Series EMIF Pin Swapping Guidelines
Visible to Intel only — GUID: kzd1678203081829
Ixiasoft
3.1.3.1. DDR4 Pin Placement
Lane Number | Pin Index | x32+ECC * | x 32 | x16 + ECC * | x16 |
---|---|---|---|---|---|
BL7 | 95 | MEM_DQ[39]* | |||
94 | MEM_DQ[38] * | ||||
93 | MEM_DQ[37] * | ||||
92 | MEM_DQ[36] * | ||||
91 | |||||
90 | MEM_DM_N[4] | ||||
89 | MEM_DQS_C[4] | ||||
88 | MEM_DQS_T[4] | ||||
87 | MEM_DQ[35] * | ||||
86 | MEM_DQ[34] * | ||||
85 | MEM_DQ[33] * | ||||
84 | MEM_DQ[32] * | ||||
BL6 | 83 | MEM_DQ[31] | MEM_DQ[31] | ||
82 | MEM_DQ[30] | MEM_DQ[30] | |||
81 | MEM_DQ[29] | MEM_DQ[29] | |||
80 | MEM_DQ[28] | MEM_DQ[28] | |||
79 | |||||
78 | MEM_DM_N[3] | MEM_DM_N[3] | |||
77 | MEM_DQS_C[3] | MEM_DQS_C[3] | |||
76 | MEM_DQS_T[3] | MEM_DQS_T[3] | |||
75 | MEM_DQ[27] | MEM_DQ[27] | |||
74 | MEM_DQ[26] | MEM_DQ[26] | |||
73 | MEM_DQ[25] | MEM_DQ[25] | |||
72 | MEM_DQ[24] | MEM_DQ[24] | |||
BL5 | 71 | MEM_DQ[23] | MEM_DQ[23] | MEM_DQ[23] * | |
70 | MEM_DQ[22] | MEM_DQ[22] | MEM_DQ[22] * | ||
69 | MEM_DQ[21] | MEM_DQ[21] | MEM_DQ[21] * | ||
68 | MEM_DQ[20] | MEM_DQ[20] | MEM_DQ[20] * | ||
67 | |||||
66 | MEM_DM_N[2] | MEM_DM_N[2] | MEM_DM_N[2] | ||
65 | MEM_DQS_C[2] | MEM_DQS_C[2] | MEM_DQS_C[2] | ||
64 | MEM_DQS_T[2] | MEM_DQS_T[2] | MEM_DQS_T[2] | ||
63 | MEM_DQ[19] | MEM_DQ[19] | MEM_DQ[19] * | ||
62 | MEM_DQ[18] | MEM_DQ[18] | MEM_DQ[18] * | ||
61 | MEM_DQ[17] | MEM_DQ[17] | MEM_DQ[17] * | ||
60 | MEM_DQ[16] | MEM_DQ[16] | MEM_DQ[16] * | ||
BL4 | 59 | MEM_DQ[15] | MEM_DQ[15] | MEM_DQ[15] | MEM_DQ[15] |
58 | MEM_DQ[14] | MEM_DQ[14] | MEM_DQ[14] | MEM_DQ[14] | |
57 | MEM_DQ[13] | MEM_DQ[13] | MEM_DQ[13] | MEM_DQ[13] | |
56 | MEM_DQ[12] | MEM_DQ[12] | MEM_DQ[12] | MEM_DQ[12] | |
55 | |||||
54 | MEM_DM_N[1] | MEM_DM_N[1] | MEM_DM_N[1] | MEM_DM_N[1] | |
53 | MEM_DQS_C[1] | MEM_DQS_C[1] | MEM_DQS_C[1] | MEM_DQS_C[1] | |
52 | MEM_DQS_T[1] | MEM_DQS_T[1] | MEM_DQS_T[1] | MEM_DQS_T[1] | |
51 | MEM_DQ[11] | MEM_DQ[11] | MEM_DQ[11] | MEM_DQ[11] | |
50 | MEM_DQ[10] | MEM_DQ[10] | MEM_DQ[10] | MEM_DQ[10] | |
49 | MEM_DQ[9] | MEM_DQ[9] | MEM_DQ[9] | MEM_DQ[9] | |
48 | MEM_DQ[8] | MEM_DQ[8] | MEM_DQ[8] | MEM_DQ[8] | |
BL3 | 47 | MEM_BG[0] | MEM_BG[0] | MEM_BG[0] | MEM_BG[0] |
46 | MEM_BA[1] | MEM_BA[1] | MEM_BA[1] | MEM_BA[1] | |
45 | MEM_BA[0] | MEM_BA[0] | MEM_BA[0] | MEM_BA[0] | |
44 | MEM_ALERT_N[0] | MEM_ALERT_N[0] | MEM_ALERT_N[0] | MEM_ALERT_N[0] | |
43 | MEM_A[16] | MEM_A[16] | MEM_A[16] | MEM_A[16] | |
42 | MEM_A[15] | MEM_A[15] | MEM_A[15] | MEM_A[15] | |
41 | MEM_A[14] | MEM_A[14] | MEM_A[14] | MEM_A[14] | |
40 | MEM_A[13] | MEM_A[13] | MEM_A[13] | MEM_A[13] | |
39 | MEM_A[12] | MEM_A[12] | MEM_A[12] | MEM_A[12] | |
38 | RZQ Site | RZQ Site | RZQ Site | RZQ Site | |
37 | Differential "N-Side" Reference Clock Input Site | Differential "N-Side" Reference Clock Input Site | Differential "N-Side" Reference Clock Input Site | Differential "N-Side" Reference Clock Input Site | |
36 | Differential "P-Side" Reference Clock Input Site | Differential "P-Side" Reference Clock Input Site | Differential "P-Side" Reference Clock Input Site | Differential "P-Side" Reference Clock Input Site | |
BL2 | 35 | MEM_A[11] | MEM_A[11] | MEM_A[11] | MEM_A[11] |
34 | MEM_A[10] | MEM_A[10] | MEM_A[10] | MEM_A[10] | |
33 | MEM_A[9] | MEM_A[9] | MEM_A[9] | MEM_A[9] | |
32 | MEM_A[8] | MEM_A[8] | MEM_A[8] | MEM_A[8] | |
31 | MEM_A[7] | MEM_A[7] | MEM_A[7] | MEM_A[7] | |
30 | MEM_A[6] | MEM_A[6] | MEM_A[6] | MEM_A[6] | |
29 | MEM_A[5] | MEM_A[5] | MEM_A[5] | MEM_A[5] | |
28 | MEM_A[4] | MEM_A[4] | MEM_A[4] | MEM_A[4] | |
27 | MEM_A[3] | MEM_A[3] | MEM_A[3] | MEM_A[3] | |
26 | MEM_A[2] | MEM_A[2] | MEM_A[2] | MEM_A[2] | |
25 | MEM_A[1] | MEM_A[1] | MEM_A[1] | MEM_A[1] | |
24 | MEM_A[0] | MEM_A[0] | MEM_A[0] | MEM_A[0] | |
BL1 | 23 | MEM_PAR[0] | MEM_PAR[0] | MEM_PAR[0] | MEM_PAR[0] |
22 | MEM_CS_N[1] | MEM_CS_N[1] | MEM_CS_N[1] | MEM_CS_N[1] | |
21 | MEM_CK_C[0] | MEM_CK_C[0] | MEM_CK_C[0] | MEM_CK_C[0] | |
20 | MEM_CK_T[0] | MEM_CK_T[0] | MEM_CK_T[0] | MEM_CK_T[0] | |
19 | MEM_CKE[1] | MEM_CKE[1] | MEM_CKE[1] | MEM_CKE[1] | |
18 | MEM_CKE[0] | MEM_CKE[0] | MEM_CKE[0] | MEM_CKE[0] | |
17 | MEM_ODT[1] | MEM_ODT[1] | MEM_ODT[1] | MEM_ODT[1] | |
16 | MEM_ODT[0] | MEM_ODT[0] | MEM_ODT[0] | MEM_ODT[0] | |
15 | MEM_ACT_N[0] | MEM_ACT_N[0] | MEM_ACT_N[0] | MEM_ACT_N[0] | |
14 | MEN_CS_N[0] | MEN_CS_N[0] | MEN_CS_N[0] | MEN_CS_N[0] | |
13 | MEM_RESET_N[0] | MEM_RESET_N[0] | MEM_RESET_N[0] | MEM_RESET_N[0] | |
12 | MEM_BG[1] | MEM_BG[1] | MEM_BG[1] | MEM_BG[1] | |
BL0 | 11 | MEM_DQ[7] | MEM_DQ[7] | MEM_DQ[7] | MEM_DQ[7] |
10 | MEM_DQ[6] | MEM_DQ[6] | MEM_DQ[6] | MEM_DQ[6] | |
9 | MEM_DQ[5] | MEM_DQ[5] | MEM_DQ[5] | MEM_DQ[5] | |
8 | MEM_DQ[4] | MEM_DQ[4] | MEM_DQ[4] | MEM_DQ[4] | |
7 | |||||
6 | MEM_DM_N[0] | MEM_DM_N[0] | MEM_DM_N[0] | MEM_DM_N[0] | |
5 | MEM_DQS_C[0] | MEM_DQS_C[0] | MEM_DQS_C[0] | MEM_DQS_C[0] | |
4 | MEM_DQS_T[0] | MEM_DQS_T[0] | MEM_DQS_T[0] | MEM_DQS_T[0] | |
3 | MEM_DQ[3] | MEM_DQ[3] | MEM_DQ[3] | MEM_DQ[3] | |
2 | MEM_DQ[2] | MEM_DQ[2] | MEM_DQ[2] | MEM_DQ[2] | |
1 | MEM_DQ[1] | MEM_DQ[1] | MEM_DQ[1] | MEM_DQ[1] | |
0 | MEM_DQ[0] | MEM_DQ[0] | MEM_DQ[0] | MEM_DQ[0] |
Note: The presence of an asterisk (*) in the above table indicates an ECC byte location.