R-tile Avalon® Streaming Intel® FPGA IP for PCI Express* User Guide
A newer version of this document is available. Customers should click here to go to the newest version.
1.5. Performance and Resource Utilization
The following table shows the recommended FPGA fabric speed grades for all the configurations that the R-tile Avalon® streaming IP core supports.
Lane Rate |
Link Width |
Application Clock Frequency (MHz) | Recommended FPGA Fabric Speed Grades |
---|---|---|---|
Gen5 | x4 | 400 - 500 | -1, -2 |
x8 | 400 - 500 | -1, -2 | |
x16 | 400 - 500 | -1, -2 | |
Gen4 | x4 | 250 - 300 | -1, -2, -3 |
x8 | 250 - 300 |
-1, -2, -3 | |
x16 | 250 - 300 |
-1, -2 | |
Gen3 | x4 | 250 - 300 | -1, -2, -3 |
x8 | 250 - 300 | -1, -2, -3 | |
x16 | 250 - 300 | -1, -2, -3 | |
PIPE Direct |
16-channel | 500 | -1, -2 |
The following table shows the typical resource utilization information for selected configurations.
The resource usage is based on the Avalon® streaming IP core top-level entity (intel_rtile_pcie_ast) that includes IP core soft logic implemented in the FPGA fabric.
Design Example Used | Link Configuration | Device Family | ALMs | M20Ks | Dedicated Logic Registers |
---|---|---|---|---|---|
Programmed I/O (PIO) | Gen5 x16 | Intel® Agilex™ | 11721 | 0 | 32819 |
Programmed I/O (PIO) | Gen4 x16 | Intel® Agilex™ | 11617 | 0 | 28127 |
Programmed I/O (PIO) | Gen3 x16 | Intel® Agilex™ | 11617 | 0 | 28127 |
Programmed I/O (PIO) | 16-channel PIPE Direct | Intel® Agilex™ | 2257 | 0 | 1836 |
For more details on the R-tile Avalon® Streaming design example, refer to R-tile Avalon Streaming Intel FPGA IP for PCI Express Design Example User Guide.