PCB Design Guidelines (HSSI, EMIF, MIPI, True Differential, PDN) User Guide: Agilex™ 5 FPGAs and SoCs
ID
821801
Date
8/29/2025
Public
1. Overview
2. BGA Footprint and Land Pattern
3. General PCB Design Considerations
4. VPBGA PCB Routing Guidelines
5. MBGA PCB Routing Guidelines
6. EMIF PCB Routing Guidelines (VPBGA and MBGA)
7. MIPI Interface Layout Design Guidelines (VPBGA and MBGA)
8. True Differential I/O Interface PCB Routing Guidelines (VPBGA and MBGA)
9. Power Distribution Network Design Guidelines
10. Document Revision History for the PCB Design Guidelines (HSSI, EMIF, MIPI, True Differential, PDN) User Guide: Agilex™ 5 FPGAs and SoCs
9.1. Agilex™ 5 Power Distribution Network Design Guidelines Overview
9.2. Power Delivery Overview
9.3. Board Power Delivery Network Recommendations
9.4. Board LC Recommended Filters for Noise Reduction in Combined Power Delivery Rails
9.5. PCB PDN Design Guideline for Unused GTS Transceiver
9.6. PCB Voltage Regulator Recommendation for PCB Power Rails
9.7. Board PDN Simulations
9.8. Agilex™ 5 Device Family PDN Design Summary
5. MBGA PCB Routing Guidelines
The MBGA package on Agilex™ 5 FPGAs and SoCs devices has a 0.5 mm ball pitch. With the very fine pitch of 0.5 mm, Altera recommends using a Type-IV stack-up with micro-via and buried via technologies for fanning out the MBGA device.
This section provides BGA fan-out strategy for MBGA devices.
- For HSSI general design considerations, the design guidelines share many similarities between Type-III and Type-IV stack-ups, including simulation methods and specifications for return loss.
- For requirements on maximum trace length, spacing, and other requirements for EMIF, refer to the relevant sections of the EMIF PCB Routing Guidelines. Altera recommends keeping DQ via length smaller than 65 mil.
- For PDN, MIPI, and True Differential, refer to the Power Distribution Network Design Guidelines, MIPI Interface PCB Routing Guideline, and True Differential I/O Interface PCB Routing Guidelines sections.