PCB Design Guidelines (HSSI, EMIF, MIPI, True Differential, PDN) User Guide: Agilex™ 5 FPGAs and SoCs

ID 821801
Date 8/29/2025
Public
Document Table of Contents

1.1. Agilex™ 5 FPGAs and SoCs Packages

Agilex™ 5 FPGAs and SoCs devices are available in variable pitch ball grid array (VPBGA) and micro fineline ball grid array (MBGA) packages.

The VPBGA package has a variable ball pitch size in a single package to ease signal routing.
  • VPBGA is a suitable solution for high-speed signal with limited space, complex circuits with multiple components, and optimizing heat dissipation in compact board designs.
  • Compared to standard grid BGA packages, VPBGA packages have a smaller form factor and fewer board signal routing layers but provide the same number of I/O pins and compatible electrical performance.
  • The VPBGA package is compatible with Type III PCB with design rules equivalent to 0.8 mm ball pitch package with standard plated through hole (PTH) vias.

The MBGA package has a fixed pitch size.

  • MBGA saves more space compared to VPBGAs while still meeting performance requirements for applications that require miniaturization, compactness, and portability.
  • The MBGA package requires a Type IV PCB stack-up with micro-via and buried via technologies for better space efficiency.
Table 1.   Agilex™ 5 BGA Packages
Package Ball Pitch Package SRO (Solder Mask Opening Size) (µm)
Code Size
B18A 18 mm × 18 mm 0.65 mm to 1.45 mm 400
B23A 23 mm × 23 mm 0.65 mm to 1.45 mm 400
B23B 23 mm × 23 mm 0.65 mm to 1.45 mm 400
B32A 32 mm × 32 mm 0.65 mm to 1.45 mm 400
B32B 32 mm × 32 mm 0.65 mm to 1.45 mm 400
M16A 16 mm × 16 mm 0.5 mm 300
Note: Information about B15A and B23D packages are under development and not yet available.