PCB Design Guidelines (HSSI, EMIF, MIPI, True Differential, PDN) User Guide: Agilex™ 5 FPGAs and SoCs
ID
821801
Date
8/29/2025
Public
1. Overview
2. BGA Footprint and Land Pattern
3. General PCB Design Considerations
4. VPBGA PCB Routing Guidelines
5. MBGA PCB Routing Guidelines
6. EMIF PCB Routing Guidelines (VPBGA and MBGA)
7. MIPI Interface Layout Design Guidelines (VPBGA and MBGA)
8. True Differential I/O Interface PCB Routing Guidelines (VPBGA and MBGA)
9. Power Distribution Network Design Guidelines
10. Document Revision History for the PCB Design Guidelines (HSSI, EMIF, MIPI, True Differential, PDN) User Guide: Agilex™ 5 FPGAs and SoCs
9.1. Agilex™ 5 Power Distribution Network Design Guidelines Overview
9.2. Power Delivery Overview
9.3. Board Power Delivery Network Recommendations
9.4. Board LC Recommended Filters for Noise Reduction in Combined Power Delivery Rails
9.5. PCB PDN Design Guideline for Unused GTS Transceiver
9.6. PCB Voltage Regulator Recommendation for PCB Power Rails
9.7. Board PDN Simulations
9.8. Agilex™ 5 Device Family PDN Design Summary
6. EMIF PCB Routing Guidelines (VPBGA and MBGA)
This chapter provides PCB layout design recommendations and guidelines for Agilex™ 5 E Series Group B FPGA devices that have GPIO silicon implementation to support DDR4, LPDDR4, and LPDDR5. This PCB layout guideline covers various supported DDR4, LPDDR4, and LPDDR5 topologies along with maximum supported data rate that you can use for a successful PCB design. The guidelines for Agilex™ 5 E-Series Group A and Agilex™ 5 D-Series are under development.
For maximum supported data rate, refer to Agilex™ 5 FPGA and SoCs Device Data Sheet. For breakout recommendations on GPIO area including EMIF, refer to VPBGA PCB Layout Guidelines section for VBPGA package devices and MBGA PCB Routing Guidelines section for MBGA package devices.