Arria® V Device Datasheet

ID 683022
Date 5/23/2023
Public
Document Table of Contents

2.3.2. JTAG Configuration Specifications

Table 132.  JTAG Timing Parameters and Values for Arria V GZ Devices
Symbol Description Min Max Unit
tJCP TCK clock period 30 ns
tJCP TCK clock period 167 207 ns
tJCH TCK clock high time 14 ns
tJCL TCK clock low time 14 ns
tJPSU (TDI) TDI JTAG port setup time 2 ns
tJPSU (TMS) TMS JTAG port setup time 3 ns
tJPH JTAG port hold time 5 ns
tJPCO JTAG port clock to output 11 208 ns
tJPZX JTAG port high impedance to valid output 14 208 ns
tJPXZ JTAG port valid output to high impedance 14 208 ns
207 The minimum TCK clock period is 167 ns if VCCBAT is within the range 1.2V-1.5V when you perform the volatile key programming.
208 A 1-ns adder is required for each VCCIO voltage step down from 3.0 V. For example, tJPCO = 12 ns if VCCIO of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.