Arria® V Device Datasheet

ID 683022
Date 5/23/2023
Public
Document Table of Contents

2.2.1.8. Clock Network Data Rate

Table 107.  Clock Network Maximum Data Rate Transmitter Specifications Valid data rates below the maximum specified in this table depend on the reference clock frequency and the PLL counter settings. Check the Parameter Editor message during the Arria V Transceiver Native PHY Intel® FPGA IP core instantiation.
Clock Network ATX PLL CMU PLL 164 fPLL
Non-bonded Mode (Gbps) Bonded Mode (Gbps) Channel Span Non-bonded Mode (Gbps) Bonded Mode (Gbps) Channel Span Non-bonded Mode (Gbps) Bonded Mode (Gbps) Channel Span
x1 165 12.5 6 12.5 6 3.125 3
x6 165 12.5 6 12.5 6 3.125 6
x6 PLL Feedback 166 12.5 Side-wide 12.5 Side-wide
xN ( PCIe* ) 8.0 8 5.0 8
xN (Arria V Transceiver Native PHY Intel® FPGA IP core) 8.0 8.0 Up to 13 channels above and below PLL 7.99 7.99 Up to 13 channels above and below PLL 3.125 3.125 Up to 13 channels above and below PLL
8.01 to 9.8304 Up to 7 channels above and below PLL
164 ATX PLL is recommended at 8 Gbps and above data rates for improved jitter performance.
165 Channel span is within a transceiver bank.
166 Side-wide channel bonding is allowed up to the maximum supported by the Arria V Transceiver Native PHY Intel® FPGA IP core.