AN 307: Intel® FPGA Design Flow for Xilinx* Users

ID 683562
Date 2/25/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

4.3.4. Retimer Constraints

In the Intel® Quartus® Prime Pro Edition Software, the Fitter's Retime stage moves (retimes) existing registers into Hyper-Registers for fine-grained performance improvement (available in Intel® Stratix® 10 and Intel® Agilex™ devices). Xilinx* devices do not have Hyper-Registers in their architecture, hence the existing Vivado* based designs do not have equivalent constraints.