Visible to Intel only — GUID: sas1538589368967
Ixiasoft
Visible to Intel only — GUID: sas1538589368967
Ixiasoft
1.5. Performance and Resource Utilization
The following table shows the recommended FPGA fabric speed grades for all the configurations that the Avalon® -ST IP core supports.
Lane Rate |
Link Width |
Application Interface Data Width |
Application Clock Frequency (MHz) |
Recommended FPGA Fabric Speed Grades |
---|---|---|---|---|
Gen4 |
x4 | 128-bit | 350 MHz / 400 MHz / 450 MHz ( Intel® Stratix® 10 DX) 350 MHz / 400 MHz / 450 MHz / 500 MHz ( Intel® Agilex™ ) 1 |
-1, -2 ( Intel® Stratix® 10 DX) -1, -2, -3 ( Intel® Agilex™ ) |
x8 | 512-bit | 175 MHz / 200 MHz / 225 MHz ( Intel® Stratix® 10 DX) 175 MHz / 200 MHz / 225 MHz / 250 MHz ( Intel® Agilex™ ) 1 |
-1, -2 ( Intel® Stratix® 10 DX) -1, -2, -3 ( Intel® Agilex™ ) |
|
x8 | 256-bit | 175 MHz / 200 MHz / 225 MHz / 350 MHz / 400 MHz / 450 MHz ( Intel® Stratix® 10 DX) 175 MHz / 200 MHz / 225 MHz / 250 MHz / 350 MHz / 400 MHz / 450 MHz / 500 MHz ( Intel® Agilex™ ) 1 |
-1, -2 ( Intel® Stratix® 10 DX) -1, -2, -3 ( Intel® Agilex™ ) |
|
x16 | 512-bit | 175 MHz / 200 MHz / 225 MHz / 350 MHz / 400 MHz / 450 MHz ( Intel® Stratix® 10 DX) 175 MHz / 200 MHz / 225 MHz / 250 MHz / 350 MHz / 400 MHz / 450 MHz / 500 MHz ( Intel® Agilex™ ) 1 |
-1, -2 ( Intel® Stratix® 10 DX) -1, -2, -3 ( Intel® Agilex™ ) |
|
Gen3 |
x4 | 128-bit | 250 MHz | -1, -2, -3 |
x8 |
256-bit | 250 MHz | -1, -2, -3 | |
x16 | 512-bit | 250 MHz | -1, -2, -3 | |
x16 | 256-bit | 250 MHz 2 | -1, -2, -3 |
The following table shows the typical resource utilization information for selected configurations.
The resource usage is based on the Avalon® -ST IP core top-level entity (intel_pcie_ptile_ast) that includes IP core soft logic implemented in the FPGA fabric.
Link Configuration | Device Family | ALMs | M20Ks | Logic Registers |
---|---|---|---|---|
Gen4 x16, EP | Intel® Stratix® 10 DX | 3,191 | 0 | 10,255 |
Gen4 x16, EP | Intel® Agilex™ | 3,513 | 0 | 9,896 |
For details on the application clock frequencies that the IP core can support, refer to PHY Clock and Application Clock Frequencies.
Did you find the information on this page useful?
Feedback Message
Characters remaining: