MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2. Unsupported Features

The following features are not supported in this version of the Agilex™ 5 MIPI D-PHY IP:
  • Reverse Traffic
  • HS-IDLE
  • Half swing
  • Alternate low-power (ALP)
  • Bus turn around (BTA)
  • Low-power contention detector (LP-CD)
  • ALP-ED
  • Spread-spectrum clock (SSC)
  • 8B9B encoding