MIPI D-PHY IP User Guide: Agilex™ 5 FPGAs

ID 817561
Date 4/01/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.5.1.2. External Interfaces

The following table lists the external interfaces available to the design example.
Table 18.  Design Example Interfaces
Signal Direction Width Description
Global Signals
sys_rst_reset_n Input 1 System asynchronous reset.
ref_clk_0_clk Input 1 Reference clock input for PLL 0. Ref_clk_0_n is only necessary if using LVDS reference clock input.
ref_clk_0_clk_n
ref_clk_1_clk Input 1 Reference clock input for PLL 1 when used. Ref_clk_1_n is only necessary if using LVDS reference clock input.
ref_clk_1_clk_n
rzq_rzq Input 1 RZQ pin used for ODT calibration.
MIPI Interface (1 per link n)
LINKn_D-PHY_link_cp

TX – Output

RX – Input
1 D-PHY clock lane pins for link n.
LINKn_D-PHY_link_cn
LINKn_D-PHY_link_dp

TX – Output

RX – Input
m D-PHY data lane pins for link n (where n is the number of data lanes = 1,2,4 or 8).
LINKn_D-PHY_link_dn