Visible to Intel only — GUID: mcn1464342092921
Ixiasoft
Design Flow
System Specification
Device Selection
Early System and Board Planning
Pin Connection Considerations for Board Design
I/O and Clock Planning
Security Considerations
Design Entry
Design Implementation, Analysis, Optimization, and Verification
Document Revision History for Intel® Stratix® 10 Device Design Guidelines
Visible to Intel only — GUID: mcn1464342092921
Ixiasoft
Designing with Intel® Hyperflex™
Number | Done? | Checklist Item |
---|---|---|
1 | Use Intel® Hyperflex™ feature to optimize your design and achieve enhanced performance. |
Intel® Hyperflex™ core architecture adds registers to both the interconnect routing and the inputs of all major functional blocks in the FPGA. These added registers, called Hyper-Registers, are different from conventional registers. Conventional registers are present only in the adaptive logic modules (ALMs). Hyper-Registers can help to achieve significant core performance improvement.
To achieve this enhanced performance, you must optimize your designs using the following steps:
- Hyper-Retiming
- Hyper-Pipelining
- Hyper-Optimization
Related Information