Low Latency Ethernet 10G MAC Intel® Stratix® 10 FPGA IP Design Example User Guide

ID 683026
Date 1/11/2022
Public
Download
Document Table of Contents

5.5. Hardware Testing

Follow the procedure at the provided link to test the design example in the selected hardware.

The design example is using board trace loopback by default. To use SFP+, follow instruction in Changing to SFP+ Setting.

In the Clock Controller application, which is part of the development kit, set the following frequencies:

For board trace loopback setting:
  • U5, OUT 0—644.53125 MHz
  • U5, OUT 4—125 MHz
  • U5, OUT 8—125 MHz
For SFP+ setting:
  • Y1—644.53125 MHz
  • U5, OUT 1—125 MHz
  • U5, OUT 8—125 MHz