Arria V Hard Processor System Technical Reference Manual

ID 683011
Date 12/02/2022
Public
Document Table of Contents

28.3.3. Peripheral Reset Interfaces

The following are Ethernet reset interfaces, that can be used when the Ethernet is routed to the FPGA:

  • emac_tx_reset— Ethernet transmit clock reset output used to reset external PHY TX clock domain logic
  • emac_rx_reset— Ethernet receive clock reset output used to reset external PHY RX clock domain logic