Arria V Hard Processor System Technical Reference Manual

ID 683011
Date 12/02/2022
Public
Document Table of Contents

29.3. FPGA-to-HPS AXI Slave Interface

The FPGA‑to‑HPS AXI slave interface, f2h_axi_slave, is connected to a Mentor Graphics® AXI slave BFM for simulation with an instance name of f2h_axi_slave_inst. Platform Designer (Standard) configures the BFM as shown in the following table. The BFM clock input is connected to f2h_axi_clock clock.

Table 243.  Configuration of FPGA-to-HPS AXI Slave BFM

Parameter

Value

AXI Address Width

32

AXI Read Data Width

32, 64, or 128

AXI Write Data Width

32, 64, or 128

AXI ID Width

8

You control and monitor the AXI slave BFM by using the BFM API.