DisplayPort Intel® FPGA IP User Guide

ID 683273
Date 9/02/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

11.5. 128B/132B Link Quality Test Pattern Registers

These registers are used to drive 128B/132B Link Quality Test Pattern as defined in VESA Specification. These Link Quality Patterns are different compared to 8B/10B.

When IP is operating at 8B/10B Channel Coding, this register is Reserved.