Intel® Stratix® 10 High-Speed LVDS I/O User Guide

ID 683792
Date 7/13/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.4.2. Serializer Bypass for DDR and SDR Operations

The I/O element (IOE) contains two data output registers that can each operate in either DDR or SDR mode.

You can bypass the serializer to support DDR (x2) and SDR (x1) operations to achieve a serialization factor of 2 and 1, respectively. The deserializer bypass is supported through the GPIO Intel® FPGA IP.

Figure 7. Serializer BypassThis figure shows the serializer bypass path.


  • In SDR mode:
    • The IOE data width is 1 bit.
    • Registered output path requires a clock.
    • Data is passed directly through the IOE.
  • In DDR mode:
    • The IOE data width is 2 bits.
    • The GPIO IP core requires a clock.
    • tx_inclock clocks the IOE register.

Did you find the information on this page useful?

Characters remaining:

Feedback Message