Visible to Intel only — GUID: hnj1690248404163
Ixiasoft
1.2.2.1.1. Adding Nios® V/m Processor Intel® FPGA IP
1.2.2.1.2. Adding On-Chip Memory II (RAM or ROM) Intel® FPGA IP
1.2.2.1.3. Adding JTAG UART Intel® FPGA IP
1.2.2.1.4. Adding Reset Release Intel® FPGA IP
1.2.2.1.5. Connect Interfaces and Signals
1.2.2.1.6. Clear System Warnings and Errors
1.2.2.1.7. Configuring the Reset Vector of the Nios® V Processor
1.2.2.1.8. Saving and Generating System HDL
Visible to Intel only — GUID: hnj1690248404163
Ixiasoft
1.5.1.5. Setting a Second Breakpoint
- Open the Nios® V processor software project (hello.c).
- Set a second breakpoint at looper() by double-clicking on the left-margin of the line containing looper().
- Ensure that a blue circle has appeared beside looper().
Figure 53. Second Breakpoint at looper()
Did you find the information on this page useful?
Feedback Message
Characters remaining: