LVDS SERDES Specifications
DPA Lock Time Specifications
LVDS SERDES Soft-CDR Sinusoidal Jitter Tolerance Specifications
Memory Standards Supported
Memory Output Clock Jitter Specifications
Performance Specifications of the HBM2E Interface
Performance Specifications of Network on Chip (NoC)
NOC Reference Clock Requirements
HPS Clock Performance
HPS Internal Oscillator Frequency
HPS PLL Specifications
HPS Cold Reset
HPS SPI Timing Characteristics
HPS SD/MMC Timing Characteristics
HPS USB UPLI Timing Characteristics
HPS Ethernet Media Access Controller (EMAC) Timing Characteristics
HPS I2C Timing Characteristics
HPS NAND Timing Characteristics
HPS Trace Timing Characteristics
HPS GPIO Interface
HPS JTAG Timing Characteristics
HPS Programmable I/O Timing Characteristics
I/O Standard | VCCIO_HPS | VIL (V) | VIH (V) | VOL (V) | VOH (V) | IOL (mA)fzn1750317479561.html#ds_7_a07ff0f2959a__fn_seiohps-f1 | IOH (mA)fzn1750317479561.html#ds_7_a07ff0f2959a__fn_seiohps-f1 | ||||
---|---|---|---|---|---|---|---|---|---|---|---|
Minimum | Typical | Maximum | Minimum | Maximum | Minimum | Maximum | Maximum | Minimum | Maximum | Minimum | |
1.8 V LVCMOS | 1.71 | 1.8 | 1.89 | –0.3 | 0.35 × VCCIO_HPS | 0.65 × VCCIO_HPS | VCCIO_HPS + 0.3 | 0.4 | VCCIO_HPS – 0.4 | 8 | –8 |
57 To meet the IOH and IOL specifications, you must set the current strength settings accordingly. For example, to meet the 1.8 V LVCMOS specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the IOH and IOL specifications in the data sheet.