Agilex™ 7 FPGAs and SoCs Device Data Sheet: M-Series

ID 769310
Date 9/05/2025
Public
Document Table of Contents

HPS I/O Internal Weak Pull-Up Resistor

The I/O pins in HPS bank are supported with weak pull-up and weak pull-down options.

Table 20.  HPS Internal Weak Pull-Up Resistor For specification status, see the Data Sheet Status table
Symbol Description Condition (V) Minimum Typical Maximum Unit
20 kΩ RPU, 20 kΩ RPD Value of the I/O pin pull-up and pull-down resistor during user mode if you have enabled the programmable pull-up or pull-down resistor option. VCCIO_HPS = 1.8 ±5% 15 20 25
50 kΩ RPU, 50 kΩ RPD Value of the I/O pin pull-up and pull-down resistor during user mode if you have enabled the programmable pull-up or pull-down resistor option. VCCIO_HPS = 1.8 ±5% 37.5 50 62.5
80 kΩ RPU, 80 kΩ RPD Value of the I/O pin pull-up and pull-down resistor during user mode if you have enabled the programmable pull-up or pull-down resistor option. VCCIO_HPS = 1.8 ±5% 57 80 105