AN 896: Multi-Rail Power Sequencer and Monitor Reference Design
ID
683778
Date
4/24/2025
Public
Visible to Intel only — GUID: gyb1744866703351
Ixiasoft
1. Overview of the Multi-Rail Power Sequencer and Monitor Reference Design
2. Architecture and Operation of the Multi-Rail Power Sequencer and Monitor Reference Design
3. Implementation and Simulation of the Multi-Rail Power Sequencer and Monitor Reference Design
4. Functionality Level and Resource Utilization Estimates
5. PCB Implementation for the Multi-Rail Power Sequencer and Monitor Reference Design
6. Document Revision History for AN 896: Multi-Rail Power Sequencer and Monitor Reference Design
2.3.1. Reset Sequencer (Reset_Sequencer)
2.3.2. Modular ADC Core Intel® FPGA IP (ADC_Core)
2.3.3. Sequencer Monitor (Sequencer_Monitor)
2.3.4. PMBus* Slave to Avalon®-MM Master Bridge (PMBus_Slave)
2.3.5. Power Sequencer (Sequencer_Core)
2.3.6. MAX10 OCFlash Controller (NVRAM_Controller)
2.3.7. On-Chip Flash Intel® FPGA IP (NVRAM_OC_Flash)
2.3.8. Other Design Components
Visible to Intel only — GUID: gyb1744866703351
Ixiasoft
4.2.6. STATUS_OTHER Command Description
The STATUS_OTHER command returns one byte of information, detailing errors received below. These status bits remain set until cleared, which is accomplished by writing a '1' to that bit position, or issuing the CLEAR_STATUS command.
Bit | Name | Description |
---|---|---|
7 | Reserved | Unused |
6 | Reserved | Unused |
5 | Reserved | Unused |
4 | Reserved | Unused |
3 | Reserved | Unused |
2 | Reserved | Unused |
1 | Reserved | Unused |
0 | First to Assert SMBALERT# | Indicates that SMBALERT# was previously not asserted, and this device and page was the first to assert SMBALERT#. |