AN 896: Multi-Rail Power Sequencer and Monitor Reference Design

ID 683778
Date 4/24/2025
Public
Document Table of Contents

2.3.7. On-Chip Flash Intel® FPGA IP (NVRAM_OC_Flash)

MAX® 10 devices feature a user flash memory (UFM) block that stores non-volatile information. This block is used to store information relating to faults detected by the sequencer.
Figure 14.  On-Chip Flash Intel® FPGA IP Configuration

In the reference design, the flash has been configured to have a parallel interface with read/write access for only sector 1. All other settings can be adjusted to meet your system requirements.