Visible to Intel only — GUID: fkm1561620126168
Ixiasoft
1. Overview of the Multi-Rail Power Sequencer and Monitor Reference Design
2. Architecture and Operation of the Multi-Rail Power Sequencer and Monitor Reference Design
3. Implementation and Simulation of the Multi-Rail Power Sequencer and Monitor Reference Design
4. Functionality Level and Resource Utilization Estimates
5. PCB Implementation for the Multi-Rail Power Sequencer and Monitor Reference Design
6. Document Revision History for the AN 896: Multi-Rail Power Sequencer and Monitor Reference Design
2.3.1. Reset Sequencer (Reset_Sequencer)
2.3.2. Modular ADC Core Intel® FPGA IP (ADC_Core)
2.3.3. Sequencer ADC Decoder (ADC_Decoder)
2.3.4. Sequencer Voltage Monitor (Sequencer_VMonitor)
2.3.5. PMBus* Slave to Avalon®-MM Master Bridge (PMBus_Slave)
2.3.6. Power Sequencer (Sequencer_Core)
2.3.7. Other Design Components
Visible to Intel only — GUID: fkm1561620126168
Ixiasoft
2.3.7.4. Avalon®-MM Sequencer (AVMM_Initializer)
The Avalon®-MM Sequencer component generates the required control-plane commands to initialize the ADC for usage. These commands are required if you want to use the ADC to monitor voltage rail levels. You do not need these commands if you use a power-sequencer only design that uses POK signals from the power regulators.
Note: The Avalon®-MM Sequencer component expects the ADC interface to reside at base address 0x00. If the base address is not 0x00, edit the avmm_sequencer_pkg.sv file to write the initialization command to the proper address offset.