AN 704: FPGA-based Safety Separation Design Flow for Rapid Functional Safety Certification
ID
683720
Date
9/01/2018
Public
Design Hierarchy and safety IP partitions
Preparing the Design Example in the Intel® Quartus® Prime Software
DC Link Monitor safety IP partition
Creating a Safety IP partition for the DC Link Monitor and PLL Subsystem Component
Creating a Safety IP partition for the PWM Interface Component
Creating a Safety IP LogicLock Region for the DC Link Monitor
Creating a LogicLock Region for the PWM Interface
Creating a Fixed Size and Origin for a LogicLock Region
Removing Precomiled Netlists
Using the Intel® Quartus® Prime Incremental Compilation
Compiling the Design
The Fitter Report
Exporting Safety IP Partition
Generating Safety IP Bitstream Files
The Fitter Report
The Fitter report includes information for each safety IP and the respective partition and I/O usage.
The report contains the following information:
- Partition name (with the name of the top level safety IP partition used as the safety IP name)
-
Effective design flow in use, which indicates either design creation flow or design modification flow.
- Number of safety or nonsafety inputs to the partitions
- Number of safety or non-safety outputs to the partitions
- LogicLock region names along with size and locations for the regions
- I/O pins used for the respective safety IP in your design
- Safety related error messages