Intel® SoC FPGA Embedded Development Suite (SoC EDS) User Guide
ID
683187
Date
2/03/2025
Public
1. Introduction to the SoC FPGA Embedded Development Suite (EDS)
2. Installing the Tools
3. Running the Tools
4. SoC FPGA EDS Licensing
5. Arm* Development Studio* for Intel® SoC FPGA Edition
6. Boot Tools User Guide
7. Hardware Library
8. Using the HPS Flash Programmer
9. Bare Metal Compilers
10. SD Card Boot Utility
11. Linux* Device Tree Generator
12. Support and Feedback
6.2. BSP Generator
The BSP Generator is used for the initial configuration of the Bootloader based on the Quartus® Prime handoff information for the following Altera® SoC devices: Cyclone® V SoC, Arria® V SoC, and Arria® 10 SoC.
Note: The BSP Generator is not used for the Stratix® 10 SoC and Agilex™ 7 devices. For Stratix® 10 SoC and Agilex™ 7 devices, the settings are available in the Quartus® Prime project, and passed along to the Bootloader by the SDM.
The BSP Generator allows you to create a new BSP with the default settings, based on the handoff information from Quartus® Prime.
The generated BSP includes a makefile, which outputs a message pointing you to visit "Building Bootloader" on RocketBoards.org to get details on how to build the bootloader.