AXI Multichannel DMA Intel® FPGA IP for PCI Express* User Guide
ID
817911
Date
7/22/2024
Public
A newer version of this document is available. Customers should click here to go to the newest version.
4.4.1. PCIe AXI-ST TX Interface (ss_tx_st)
4.4.2. PCIe AXI-ST RX Interface (ss_rx_st)
4.4.3. Control and Status Register Interface (ss_csr_lite)
4.4.4. Flow Control Credit Interface
4.4.5. Configuration Intercept Interface (CII)
4.4.6. Completion Timeout Interface (ss_cplto)
4.4.7. Function Level Reset Interface
4.4.8. Control Shadow Interface (ss_ctrlshadow)
4.5.1. H2D AXI-ST Source (h2d_st_initatr)
4.5.2. D2H AXI-ST Sink (d2h_st_respndr)
4.5.3. BAM AXI-MM Master (bam_mm_initatr)
4.5.4. BAS AXI-MM Slave (bas_mm_respndr)
4.5.5. PIO AXI-Lite Master (pio_lite_initiatr)
4.5.6. HIP Reconfig AXI-Lite Slave (user_csr_lite)
4.5.7. User Event MSI-X (user_msix)
4.5.8. User Event MSI (user_msi)
4.5.9. User Function Level Reset (user_flr)
4.5.10. User Configuration Intercept Interface - EP Only
4.5.11. Configuration Slave (cs_lite_respndr) - RP Only
2.2. IP Features
The AXI MCDMA IP includes the functionality of the Avalon MCDMA IP, with the primary difference lying in the added support for PCIe Gen5 1x16 and transitioning from Avalon to AXI interface protocol.
AXI MCDMA IP Features
- Interfaces with AXI Streaming Intel FPGA IP for PCI Express in Agilex 7 I-Series with R-Tile variants
- Supports PCIe Gen3/4/5 2x8, Gen3/4/5 1 x16 Root Port and Endpoint mode
- User interface bandwidth: 256/512/1024-bits @ up to 500 MHz