AXI Multichannel DMA Intel® FPGA IP for PCI Express* User Guide

ID 817911
Date 7/22/2024
Public
Document Table of Contents

4.5.9. User Function Level Reset (user_flr)

When the DMA engine receives Functional Level Resets from Host, the reset requests are propagated to the downstream logic via this interface. In addition to performing resets to its internal logic, the FLR interface waits for an acknowledgment from user logic for the reset request before it issues an acknowledgement to the PCle Hard IP.

Interface clock : axi_lite_clk

Table 32.  User Function Level Reset Interface
Signal Name Direction Description
user_flr_rcvd_val Output

Indicates user logic to begin FLR for the specified channel in usr_flr_rcvd_chan_num.

Remains asserted until usr_flr_completed input is sampled 1’b1.

user_flr_rcvd_chan_num[11:0] Output

Indicates channel number for which FLR has to be initiated by user logic

user_flr_completed Input

One-cycle pulse from user logic indicates completion of FLR activity for channel in usr_flr_rcvd_chan_num