AXI Multichannel DMA Intel® FPGA IP for PCI Express* User Guide

ID 817911
Date 7/22/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.4. IP and Design Example Support

Table 4.  Endpoint ModeS: Simulation, C: Compilation, T: Timing, H: Hardware test, N/A: Design example not available
PCIe Mode MCDMA User Mode IP Support Design Example Support Note
Gen5/4/3 1x16 Multichannel DMA CT CH AXI Streaming Device-side Packet Loopback design example
Bursting Master CT N/A  
Bursting Slave CT N/A  
BAM + BAS CT N/A  
BAM + MCDMA CT N/A  
BAM + BAS + MCDMA CT N/A  
Gen5/4/3 2x8 (*) Multichannel DMA CT N/A  
Bursting Master CT N/A  
Bursting Slave CT N/A  
BAM + BAS CT N/A  
BAM + MCDMA CT N/A  
BAM + BAS + MCDMA CT N/A  
Note: (*) 2x8 mode only generates a single instance of the AXI MCDMA block for Port 0 in the current release.
Table 5.  Root Port ModeS: Simulation, C: Compilation, T: Timing, H: Hardware test, N/A: Design example not available
PCIe Mode MCDMA User Mode IP Support Design Example Support Note
Gen5/4/3 1x16 Bursting Master CT N/A  
Bursting Slave CT N/A  
BAM + BAS CT N/A  
Gen5/4/3 2x8 (*) Bursting Master CT N/A  
Bursting Slave CT N/A  
BAM + BAS CT N/A  
Note: (*) 2x8 mode only generates a single instance of the AXI MCDMA block for Port 0 in the current release.