AXI Multichannel DMA Intel® FPGA IP for PCI Express* User Guide

ID 817911
Date 7/22/2024
Public
Document Table of Contents

2.6. Resource Utilization

Table 7.  PCIe Gen3 Configuration (in Endpoint Mode)
User Mode Link Width DMA Channels ALMs Logic Registers M20Ks
Multichannel DMA 2x8 4 19411.1 65285 507
1x16 4 28743.7 95705 607
BAM+BAS 2x8 NA 9774.8 33661 402
1x16 NA 19085 58522 532
BAM+BAS+MCDMA 2x8 4 23963.8 81695 708
1x16 4 37365.5 124359 868
Table 8.  PCIe Gen4 Configuration (in Endpoint Mode)
User Mode Link Width DMA Channels ALMs Logic Registers M20Ks
Multichannel DMA 2x8 4 19411.1 65285 507
1x16 4 28743.7 95705 607
BAM+BAS 2x8 NA 9774.8 33661 402
1x16 NA 19085.0 58522 532
BAM+BAS+MCDMA 2x8 4 23963.8 81695 708
1x16 4 37365.5 124359 868
Table 9.  PCIe Gen5 Configuration (in Endpoint Mode)
User Mode Link Width DMA Channels ALMs Logic Registers M20Ks
Multichannel DMA 2x8 4 28797.8 95664 607
1x16 4 42998.6 146957 820
BAM+BAS 2x8 NA 19074.6 58510 532
1x16 NA 34343.5 99236 835
BAM+BAS+MCDMA 2x8 4 37491.0 124598 868
1x16 4 60867.1 201204 1248