ID
817911
Date
7/22/2024
Public
Visible to Intel only — GUID: gvb1709692067953
Ixiasoft
4.4.1. PCIe AXI-ST TX Interface (ss_tx_st)
4.4.2. PCIe AXI-ST RX Interface (ss_rx_st)
4.4.3. Control and Status Register Interface (ss_csr_lite)
4.4.4. Flow Control Credit Interface
4.4.5. Configuration Intercept Interface (CII)
4.4.6. Completion Timeout Interface (ss_cplto)
4.4.7. Function Level Reset Interface
4.4.8. Control Shadow Interface (ss_ctrlshadow)
4.5.1. H2D AXI-ST Source (h2d_st_initatr)
4.5.2. D2H AXI-ST Sink (d2h_st_respndr)
4.5.3. BAM AXI-MM Master (bam_mm_initatr)
4.5.4. BAS AXI-MM Slave (bas_mm_respndr)
4.5.5. PIO AXI-Lite Master (pio_lite_initiatr)
4.5.6. HIP Reconfig AXI-Lite Slave (user_csr_lite)
4.5.7. User Event MSI-X (user_msix)
4.5.8. User Event MSI (user_msi)
4.5.9. User Function Level Reset (user_flr)
4.5.10. User Configuration Intercept Interface - EP Only
4.5.11. Configuration Slave (cs_lite_respndr) - RP Only
Visible to Intel only — GUID: gvb1709692067953
Ixiasoft
1. About This Document
Updated for: |
---|
Intel® Quartus® Prime Design Suite 24.2 |
IP Version 2.0.0 |
This document provides information on the Quartus® Prime Software-generated AXI Multichannel DMA Intel FPGA IP for PCI Express for the Agilex™ 7 I-Series FPGAs with R-Tile variant.
The AXI Multichannel DMA Intel FPGA IP for PCI Express is integrated with the AXI Streaming Intel FPGA IP for PCI Express to provide high performance PCI Express connectivity.
Note: This IP inherits most of the capabilities provided by the legacy Avalon MCDMA IP. For information about this Avalon MCDMA IP, refer to the Multi Channel DMA Intel FPGA IP for PCI Express User Guide.