AXI Multichannel DMA Intel® FPGA IP for PCI Express* User Guide

ID 817911
Date 7/22/2024
Public
Document Table of Contents

6.4.4. Testing the Design Example

For information about software test setup (OS/Kernel/gcc version) and test application, refer to this Quick Start Guide section.

The table below summarizes the driver support for the AXI MCDMA design example.

Table 52.  Driver Support for the AXI MCDMA Design Example
Design Example Custom Driver DpDK Driver Kernel Mode NetDev
AXI Streaming Device-side Packet Loopback (*) Yes Yes, 256 channels No
Note: (*) With or without SR-IOV enabled.