Visible to Intel only — GUID: hrm1682556067010
Ixiasoft
1. About the External Memory Interfaces Agilex™ 5 FPGA IP
2. Agilex™ 5 FPGA EMIF IP – Introduction
3. Agilex™ 5 FPGA EMIF IP – Product Architecture
4. Agilex™ 5 FPGA EMIF IP – End-User Signals
5. Agilex™ 5 FPGA EMIF IP – Simulating Memory IP
6. Intel® Agilex™ 5 FPGA EMIF IP - DDR4 Support
7. Intel® Agilex™ 5 FPGA EMIF IP - LPDDR4 Support
8. Intel® Agilex™ 5 FPGA EMIF IP - LPDDR5 Support
9. Agilex™ 5 FPGA EMIF IP – Timing Closure
10. Agilex™ 5 FPGA EMIF IP – Controller Optimization
11. Agilex™ 5 FPGA EMIF IP – Debugging
12. Document Revision History for External Memory Interfaces (EMIF) IP User Guide
3.2.1. Agilex™ 5 EMIF Architecture: I/O Subsystem
3.2.2. Agilex™ 5 EMIF Architecture: I/O SSM
3.2.3. Agilex™ 5 EMIF Architecture: HSIO Bank
3.2.4. Agilex™ 5 EMIF Architecture: I/O Lane
3.2.5. Agilex™ 5 EMIF Architecture: Input DQS Clock Tree
3.2.6. Agilex™ 5 EMIF Architecture: PHY Clock Tree
3.2.7. Agilex™ 5 EMIF Architecture: PLL Reference Clock Networks
3.2.8. Agilex™ 5 EMIF Architecture: Clock Phase Alignment
3.2.9. User Clock in Different Core Access Modes
6.4.3.1. 1 Rank x 8 Discrete (Memory Down) Topology
6.4.3.2. 1 Rank x 16 Discrete (Memory Down) Topology
6.4.3.3. VREF_CA/RESET Signal Routing Guidelines for 1 Rank x 8 and 1 Rank x 16 Discrete (Memory Down) Topology
6.4.3.4. Skew Matching Guidelines for DDR4 (Memory Down) Discrete Configurations
6.4.3.5. Power Delivery Recommendation for DDR4 Discrete Configurations
6.4.3.6. DDR4 Simulation Strategy
11.1. Interface Configuration Performance Issues
11.2. Functional Issue Evaluation
11.3. Timing Issue Characteristics
11.4. Verifying Memory IP Using the Signal Tap Logic Analyzer
11.5. Generating Traffic with the Test Engine IP
11.6. Guidelines for Developing HDL for Traffic Generator
11.7. Hardware Debugging Guidelines
11.8. Create a Simplified Design that Demonstrates the Same Issue
11.9. Measure Power Distribution Network
11.10. Measure Signal Integrity and Setup and Hold Margin
11.11. Vary Voltage
11.12. Operate at a Lower Speed
11.13. Determine Whether the Issue Exists in Previous Versions of Software
11.14. Determine Whether the Issue Exists in the Current Version of Software
11.15. Try A Different PCB
11.16. Try Other Configurations
11.17. Debugging Checklist
11.18. Categorizing Hardware Issues
11.19. Signal Integrity Issues
11.20. Characteristics of Signal Integrity Issues
11.21. Evaluating Signal Integrity Issues
11.22. Skew
11.23. Crosstalk
11.24. Power System
11.25. Clock Signals
11.26. Address and Command Signals
11.27. Read Data Valid Window and Eye Diagram
11.28. Write Data Valid Window and Eye Diagram
11.29. Hardware and Calibration Issues
11.30. Memory Timing Parameter Evaluation
11.31. Verify that the Board Has the Correct Memory Component or DIMM Installed
Visible to Intel only — GUID: hrm1682556067010
Ixiasoft
3.2.5. Agilex™ 5 EMIF Architecture: Input DQS Clock Tree
The input DQS clock tree is a balanced clock network that distributes the read capture clock (such as QK/QK# which are free-running read clocks) and strobe (such as DQS_T/DQS_C) from the external memory device to the read capture registers inside the I/Os.
You can configure an input DQS clock tree in x4 mode, x8/x9 mode, or x18 mode.
Within every bank, only certain physical pins at specific locations can drive the input DQS clock trees. The pin locations that can drive the input DQS clock trees vary, depending on the size of the group.
Group Size | Index of Lanes Spanned by Clock Tree 1 | Sub-Bank | Index of Pins Usable as Read Capture Clock / Strobe Pair | |
---|---|---|---|---|
DQS_T | DQS_C | |||
x4 | 0A | Bottom | 4 | 5 |
x4 | 0B | 6 | 7 | |
x4 | 1A | 16 | 17 | |
x4 | 1B | 18 | 19 | |
x4 | 2A | 28 | 29 | |
x4 | 2B | 30 | 31 | |
x4 | 3A | 40 | 41 | |
x4 | 3B | 42 | 43 | |
x8 / x9 | 0 | 4 | 5 | |
x8 / x9 | 1 | 16 | 17 | |
x8 / x9 | 2 | 28 | 29 | |
x8 / x9 | 3 | 40 | 41 | |
x18 | 0, 1 | 4 | 5 | |
x18 | 2, 3 | 28 | 29 | |
x4 | 0A | Top | 52 | 53 |
x4 | 0B | 54 | 55 | |
x4 | 1A | 64 | 65 | |
x4 | 1B | 66 | 67 | |
x4 | 2A | 76 | 77 | |
x4 | 2B | 78 | 79 | |
x4 | 3A | 88 | 89 | |
x4 | 3B | 90 | 91 | |
x8 / x9 | 0 | 52 | 53 | |
x8 / x9 | 1 | 64 | 65 | |
x8 / x9 | 2 | 76 | 77 | |
x8 / x9 | 3 | 88 | 89 | |
x18 | 0,1 | 52 | 53 | |
x18 | 2,3 | 76 | 77 | |
Note: 1 A and B refer to the two nibbles within the lane.
|