2.2.1. Building Hardware Design in Platform Designer Overview
2.2.2. Building Hardware Design in Platform Designer — Manual Instantiation
2.2.3. Building Hardware Design in Platform Designer — Board-Aware Flow
2.2.4. Building Hardware Design in Platform Designer — Configurable Example Design
2.2.5. Building Software Design with Ashling* RiscFree* IDE for Altera® FPGAs
2.2.2.2.1. Adding Nios® V/m Processor IP
2.2.2.2.2. Adding On-Chip Memory II (RAM or ROM) IP
2.2.2.2.3. Adding JTAG UART IP
2.2.2.2.4. Adding Reset Release IP
2.2.2.2.5. Connect Interfaces and Signals
2.2.2.2.6. Clear System Warnings and Errors
2.2.2.2.7. Configuring the Reset Vector of the Nios® V Processor
2.2.2.2.8. Saving and Generating System HDL
2.2.3.2.1. Adding Nios® V/m Processor IP
2.2.3.2.2. Adding On-Chip Memory (RAM or ROM) IP
2.2.3.2.3. Adding JTAG UART IP
2.2.3.2.4. Adding System ID Peripheral IP
2.2.3.2.5. Adding Reset Release IP
2.2.3.2.6. Connect Interfaces and Signals
2.2.3.2.7. Clear System Warnings and Errors
2.2.3.2.8. Saving and Generating System HDL
2.2.3.2. Creating a Platform Designer System
- Click New, select Platform Designer System File, and click OK.
Figure 31. New Window
- In the Open System window, check the project information.
- Quartus project: <Working directory>/niosv_top.qpf
- Revision: niosv_top
- Device family: Agilex 7
- Device part: AGFB014R24B2E2V
- Platform Designer system: Click Create new Platform Designer System icon, and name the QSYS file as niosv_top.
Figure 32. Open System Window - Click Create.
- In the Platform Designer system, the software instantiates the Clock Bridge and Reset Bridge IP by default.
- In Clock Bridge IP, configure Explicit clock rate as 100000000 Hz (100 MHz).
- In Reset Bridge IP, enable it as an Active low reset.
Figure 33. Default Platform Designer System