2.2.1. Building Hardware Design in Platform Designer Overview
2.2.2. Building Hardware Design in Platform Designer — Manual Instantiation
2.2.3. Building Hardware Design in Platform Designer — Board-Aware Flow
2.2.4. Building Hardware Design in Platform Designer — Configurable Example Design
2.2.5. Building Software Design with Ashling* RiscFree* IDE for Altera® FPGAs
2.2.2.2.1. Adding Nios® V/m Processor IP
2.2.2.2.2. Adding On-Chip Memory II (RAM or ROM) IP
2.2.2.2.3. Adding JTAG UART IP
2.2.2.2.4. Adding Reset Release IP
2.2.2.2.5. Connect Interfaces and Signals
2.2.2.2.6. Clear System Warnings and Errors
2.2.2.2.7. Configuring the Reset Vector of the Nios® V Processor
2.2.2.2.8. Saving and Generating System HDL
2.2.3.2.1. Adding Nios® V/m Processor IP
2.2.3.2.2. Adding On-Chip Memory (RAM or ROM) IP
2.2.3.2.3. Adding JTAG UART IP
2.2.3.2.4. Adding System ID Peripheral IP
2.2.3.2.5. Adding Reset Release IP
2.2.3.2.6. Connect Interfaces and Signals
2.2.3.2.7. Clear System Warnings and Errors
2.2.3.2.8. Saving and Generating System HDL
2.2.4.3.3. Configuration and Power Management Assignments
- In Quartus® Prime software, navigate to Assignments menu bar and click Device > Device and Pin Options.
- Navigate to Configuration category.
- Select VID mode of operation as PMBus Master.
- Click Configuration Pin Options, and make the following Configuration pin assignments,
- PWRMGT_SCL as SDM_IO0
- PWRMGT_SDA as SDM_IO12
- CONF_DONE as SDM_IO16
- Leave the rest empty.
- Navigate to Power Management & VID category, and make the following settings
- Bus speed mode as 100 kHz
- Slave device type as Other
- PMBus device 0 slave address as 42
- Voltage output format as Linear format
- Linear format N as -13
- Translated voltage value unit as Volts
- Turn off PAGE command.
- Click OK, and return to the project front page.