Embedded Design Handbook

ID 683689
Date 8/28/2023
Public
Document Table of Contents

7.5. Using Tightly Coupled Memory with the Nios® II Processor Tutorial

This document describes how to use tightly coupled memory in designs that include a Nios® II processor and discusses some possible applications. It also includes a tutorial that guides you through the process of building a Nios® II system with tightly coupled memory.

The Nios® II architecture includes tightly coupled master ports that provide guaranteed fixed low-latency access to on-chip memory for performance-critical applications. Tightly coupled master ports can be connected to instruction memory and data memory, to allow fixed low-latency read access to executable code as well as fixed low-latency read or write access to data. Tightly coupled masters are dedicated instruction or data master ports on the Nios® II core, which is different from the embedded processor’s instruction and data master ports.

This document assumes you are familiar with the Nios® II tightly coupled memory. For more information, refer to the Processor Architecture chapter in the Nios® II Gen2 Processor Reference Handbook.