AN 661: Implementing Fractional PLL Reconfiguration with Altera PLL and Altera PLL Reconfig IP Cores

ID 683640
Date 10/14/2019
Public
Document Table of Contents

1.1.1.4.3. Dynamic Phase Shift Counter and cnt_select (Dynamic_Phase_Shift[20:16]) Bit Setting

Table 4.  Dynamic Phase Shift Counter and cnt_select (Dynamic_Phase_Shift[20:16]) Bit Setting
Dynamic Phase Shift Counter Dynamic_Phase_Shift[20:16] Bit Setting Device Family
C0 5'b00000 Arria® V, Cyclone® V, and Stratix® V
C1 5'b00001 Arria® V, Cyclone® V, and Stratix® V
C2 5'b00010 Arria® V, Cyclone® V, and Stratix® V
C3 5'b00011 Arria® V, Cyclone® V, and Stratix® V
C4 5'b00100 Arria® V, Cyclone® V, and Stratix® V
C5 5'b00101 Arria® V, Cyclone® V, and Stratix® V
C6 5'b00110 Arria® V, Cyclone® V, and Stratix® V
C7 5'b00111 Arria® V, Cyclone® V, and Stratix® V
C8 5'b01000 Arria® V, Cyclone® V, and Stratix® V
C9 5'b01001 Arria® V and Stratix® V
C10 5'b01010 Arria® V and Stratix® V
C11 5'b01011 Arria® V and Stratix® V
C12 5'b01100 Arria® V and Stratix® V
C13 5'b01101 Arria® V and Stratix® V
C14 5'b01110 Arria® V and Stratix® V
C15 5'b01111 Arria® V and Stratix® V
C16 5'b10000 Arria® V and Stratix® V
C17 5'b10001 Arria® V and Stratix® V
All C counters 5'b11111 Arria® V, Cyclone® V, and Stratix® V
M counter 5'b10010 Arria® V, Cyclone® V, and Stratix® V