100G Interlaken Intel® FPGA IP User Guide

ID 683338
Date 9/20/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

1. About This IP Core

Updated for:
Intel® Quartus® Prime Design Suite 19.2
IP Version 19.2.0

Interlaken is a high‑speed serial communication protocol for chip‑to‑chip packet transfers. The 100G Interlaken Intel® FPGA IP implements the Interlaken Protocol Specification, Revision 1.2 . It supports specific combinations of number of lanes (12 or 24) and lane rates from 6.25 gigabits per second (Gbps) to 12.5 Gbps , on Stratix® V, Arria® V GZ, and Intel® Arria® 10 devices, providing raw bandwidth of 123.75 Gbps to 150  Gbps.

Interlaken provides low I/O count compared to earlier protocols, supporting scalability in both number of lanes and lane speed. Other key features include flow control, low overhead framing, and extensive integrity checking. The 100G Interlaken IP core incorporates a physical coding sublayer (PCS), a physical media attachment (PMA), and a media access control (MAC) block.

Figure 1. Typical Interlaken Application