Visible to Intel only — GUID: nik1412546943110
Ixiasoft
1. CvP Initialization in Intel® Arria® 10
2. Design Considerations for CvP Initialization in Intel® Arria® 10
3. Understanding the Design Steps for CvP Initialization in Intel® Arria® 10
4. CvP Driver and Registers
5. Partial Reconfiguration over PCI Express in Intel® Arria® 10
6. Understanding Design Steps for PR over PCI Express in Intel® Arria® 10
7. Document Revision History for the Intel® Arria® 10 CvP Initialization and Partial Reconfiguration over PCI Express* User Guide
4.3.1. Altera-defined Vendor Specific Capability Header Register
4.3.2. Altera-defined Vendor Specific Header Register
4.3.3. Altera Marker Register
4.3.4. CvP Status Register
4.3.5. CvP Mode Control Register
4.3.6. CvP Data Registers
4.3.7. CvP Programming Control Register
4.3.8. Uncorrectable Internal Error Status Register
4.3.9. Uncorrectable Internal Error Mask Register
4.3.10. Correctable Internal Error Status Register
4.3.11. Correctable Internal Error Mask Register
Visible to Intel only — GUID: nik1412546943110
Ixiasoft
4.3.7. CvP Programming Control Register
Bits | Name | Reset Value | Access | Description |
---|---|---|---|---|
[31:2] | — | 0x0000 | RO | Reserved. |
[1] | START_XFER | 1'b0 | RW | Sets the CvP output to the FPGA control block indicating the start of a transfer. |
[0] | CVP_CONFIG | 1'b0 | RW | When set to 1, the FPGA control block begins a transfer via CvP. |