Intel® Quartus® Prime Pro Edition User Guide: Debug Tools

ID 683819
Date 12/12/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.2. Choosing a Logic Analyzer

The Intel® Quartus® Prime software offers the following two general purpose on-chip debugging tools for debugging a large set of RTL signals from your design:
  • The Signal Tap Logic Analyzer
  • An external logic analyzer, which connects to internal signals in your Intel-supported device by using the Intel® Quartus® Prime LAI
Table 31.  Comparing the Signal Tap Logic Analyzer with the Logic Analyzer Interface
Feature Description Recommended Logic Analyzer
Sample Depth You have access to a wider sample depth with an external logic analyzer. In the Signal Tap Logic Analyzer, the maximum sample depth is set to 128 Kb, which is a device constraint. However, with an external logic analyzer, there are no device constraints, providing you a wider sample depth. LAI
Debugging Timing Issues Using an external logic analyzer provides you with access to a “timing” mode, which enables you to debug combined streams of data. LAI
Performance You frequently have limited routing resources available to place and route when you use the Signal Tap Logic Analyzer with your design. An external logic analyzer adds minimal logic, which removes resource limits on place-and-route. LAI
Triggering Capability The Signal Tap Logic Analyzer offers triggering capabilities that are comparable to external logic analyzers. LAI or Signal Tap
Use of Output Pins Using the Signal Tap Logic Analyzer, no additional output pins are required. Using an external logic analyzer requires the use of additional output pins. Signal Tap
Acquisition Speed With the Signal Tap Logic Analyzer, you can acquire data at speeds of over 200 MHz. You can achieve the same acquisition speeds with an external logic analyzer; however, you must consider signal integrity issues. Signal Tap