Intel® Quartus® Prime Pro Edition User Guide: Debug Tools

ID 683819
Date 12/12/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

3.5.3.2. Reducing Signal Tap Device Resources

If your design has resource constraints, follow these tips to reduce the logic or memory the Signal Tap logic analyzer requires:
  • Disable runtime configurable options—disabling runtime configurability for advanced trigger conditions or runtime configurable options in the State-based triggering flow results in fewer LEs.
  • Minimize the number of segments in the acquisition buffer—you can reduce the logic resources that the Signal Tap logic analyzer requires if you limit the segments in your sampling buffer.
  • Disable the Data Enable for signals that you use only for triggering—by default, the Signal Tap logic analyzer enables data enable options for all signals. Turning off the data enable option for signals you use only as trigger inputs saves memory resources.