December 2016 |
2016.12.09 |
- Updated VICM (AC coupled) specifications for 1.5 V PCML in Receiver Specifications for Cyclone® V GX, GT, SX, and ST Devices table.
- Added maximum specification for Td in Management Data Input/Output (MDIO) Timing Requirements for Cyclone® V Devices table.
- Updated Tinit specifications in the following tables:
- FPP Timing Parameters When DCLK-to-DATA[] Ratio is 1 for Cyclone® V Devices
- FPP Timing Parameters When DCLK-to-DATA[] Ratio is >1 for Cyclone® V Devices
- AS Timing Parameters for AS ×1 and ×4 Configurations in Cyclone® V Devices
- PS Timing Parameters for Cyclone® V Devices
|
June 2016 |
2016.06.10 |
- Changed pin capacitance to maximum values.
- Updated SPI Master Timing Requirements for Cyclone® V Devices table.
- Added Tsu and Th specifications.
- Removed Tdinmax specifications.
- Updated SPI Master Timing Diagram.
- Updated Tclk spec from maximum to minimum in I2C Timing Requirements for Cyclone® V Devices table.
|
December 2015 |
2015.12.04 |
- Updated Quad Serial Peripheral Interface (SPI) Flash Timing Requirements for Cyclone® V Devices table.
- Updated Fclk, Tdutycycle, and Tdssfrst specifications.
- Added Tqspi_clk, Tdin_start, and Tdin_end specifications.
- Removed Tdinmax specifications.
- Updated the minimum specification for Tclk to 16.67 ns and removed the maximum specification in SPI Master Timing Requirements for Cyclone® V Devices table.
- Updated Secure Digital (SD)/MultiMediaCard (MMC) Timing Requirements for Cyclone® V Devices table.
- Updated T clk to Tsdmmc_clk_out symbol.
- Updated Tsdmmc_clk_out and Td specifications.
- Added Tsdmmc_clk, Tsu, and Th specifications.
- Removed Tdinmax specifications.
- Updated the following diagrams:
- Quad SPI Flash Timing Diagram
- SD/MMC Timing Diagram
- Updated configuration .rbf sizes for Cyclone® V devices.
- Changed instances of Quartus II to Quartus Prime.
|
June 2015 |
2015.06.12 |
- Updated the supported data rates for the following output standards using true LVDS output buffer types in the High-Speed I/O Specifications for Cyclone® V Devices table:
- True RSDS output standard: data rates of up to 360 Mbps
- True mini-LVDS output standard: data rates of up to 400 Mbps
- Changed Queued Serial Peripheral Interface (QSPI) to Quad Serial Peripheral Interface (SPI) Flash.
- Updated Th location in I2C Timing Diagram.
- Updated Twp location in NAND Address Latch Timing Diagram.
- Updated the maximum value for tCO from 4 ns to 2 ns in AS Timing Parameters for AS ×1 and ×4 Configurations in Cyclone® V Devices table.
- Moved the following timing diagrams to the Configuration, Design Security, and Remote System Upgrades in Cyclone® V Devices chapter.
- FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is 1
- FPP Configuration Timing Waveform When DCLK-to-DATA[] Ratio is >1
- AS Configuration Timing Waveform
- PS Configuration Timing Waveform
|
March 2015 |
2015.03.31 |
- Added VCC specifications for devices with internal scrubbing feature (with SC suffix) in Recommended Operating Conditions table.
- Corrected the unit for tDH from ns to s in FPP Timing Parameters When DCLK-to-DATA[] Ratio is >1 for Cyclone® V Devices table.
|
January 2015 |
2015.01.23 |
- Updated the transceiver specification for Cyclone® V ST from 5 Gbps to 6.144 Gbps. Updated the note in the following tables:
- Transceiver Power Supply Operating Conditions for Cyclone® V GX, GT, SX, and ST Devices
- Transceiver Specifications for Cyclone® V GX, GT, SX, and ST Devices
- Transceiver Compliance Specification for All Supported Protocol for Cyclone® V Devices
- Updated the description for VCC_AUX_SHARED to “HPS auxiliary power supply”. Added a note to state that VCC_AUX_SHARED must be powered by the same source as VCC_AUX for Cyclone® V SX C5, C6, D5, and D6 devices, and Cyclone® V SE A5 and A6 devices. Updated in the following tables:
- Absolute Maximum Ratings for Cyclone® V Devices
- HPS Power Supply Operating Conditions for Cyclone® V SE, SX, and ST Devices
- Added statement in I/O Standard Specifications: You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards.
- Updated the conditions for transceiver reference clock rise time and fall time: Measure at ±60 mV of differential signal. Added a note to the conditions: REFCLK performance requires to meet transmitter REFCLK phase noise specification.
- Updated fVCO maximum value from 1400 MHz to 1600 MHz for –C7 and –I7 speed grades in the PLL specifications table.
- Updated the description in Periphery Performance Specifications to mention that proper timing closure is required in design.
- Added the following notes in the High-Speed I/O Specifications for Cyclone® V Devices table:
- The Cyclone® V devices support true RSDS output standard with data rates of up to 230 Mbps using true LVDS output buffer types on all I/O banks.
- The Cyclone® V devices support true mini-LVDS output standard with data rates of up to 340 Mbps using true LVDS output buffer types on all I/O banks.
- Updated HPS Clock Performance main_base_clk specifications from 462 MHz to 400 MHz for –C6 speed grade.
- Updated HPS PLL VCO maximum frequency to 1,600 MHz (for –C7, –I7, –A7, and –C8 speed grades) and 1,850 MHz (for –C6 speed grade).
- Changed the symbol for HPS PLL input jitter divide value from NR to N.
- Removed “Slave select pulse width (Texas Instruments SSP mode)” parameter from the following tables:
- SPI Master Timing Requirements for Cyclone® V Devices
- SPI Slave Timing Requirements for Cyclone® V Devices
- Added descriptions to USB Timing Characteristics section in HPS Specifications: PHYs that support LPM mode may not function properly with the USB controller due to a timing issue. It is recommended that designers use the MicroChip USB3300 PHY device that has been proven to be successful on the development board.
- Added HPS JTAG timing specifications.
- Updated the configuration .rbf size (bits) for Cyclone® V devices.
- Added a note to Uncompressed .rbf Sizes for Cyclone® V Devices table: The recommended EPCQ serial configuration devices are able to store more than one image.
|
July 2014 |
3.9 |
- Added a note in Table 3, Table 4, and Table 5: The power supply value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements.
- Added a note in Table 19: Differential inputs are powered by VCCPD which requires 2.5 V.
- Updated "Minimum differential eye opening at the receiver serial input pins" specification in Table 20.
- Updated h2f_user2_clk specification for –C6, –C7, and –I7 speed grades in Table 34.
- Updated description in “HPS PLL Specifications” section.
- Updated VCO range maximum specification in Table 35.
- Updated Td and Th specifications in Table 41.
- Added Th specification in Table 43 and Figure 10.
- Updated a note in Figure 17, Figure 18, and Figure 20 as follows: Do not leave DCLK floating after configuration. DCLK is ignored after configuration is complete. It can toggle high or low if required.
- Removed “Remote update only in AS mode” specification in Table 54.
- Added DCLK device initialization clock source specification in Table 56.
- Added description in “Configuration Files” section: The IOCSR .rbf size is specifically for the Configuration via Protocol (CvP) feature.
- Added "Recommended EPCQ Serial Configuration Device" values in Table 57.
- Removed fMAX_RU_CLK specification in Table 59.
|
February 2014 |
3.8 |
- Updated VCCRSTCLK_HPS maximum specification in Table 1.
- Added VCC_AUX_SHARED specification in Table 1.
|
December 2013 |
3.7 |
- Updated Table 1, Table 3, Table 19, Table 20, Table 23, Table 25, Table 27, Table 34, Table 44, Table 51, Table 52, Table 55, and Table 61.
- Removed Preliminary tags for Table 1, Table 2, Table 3, Table 4, Table 5, Table 6, Table 7, Table 9, Table 12, Table 13, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, Table 24, Table 25, Table 26, Table 27, Table 28, Table 32, Table 33, Table 49, Table 50, Table 51, Table 52, Table 53, Table 54, Table 55, Table 57, Table 58, Table 59, Table 60, and Table 62.
|
November 2013 |
3.6 |
Updated Table 23, Table 30, and Table 31. |
October 2013 |
3.5 |
- Added “HPS PLL Specifications”.
- Added Table 23, Table 35, and Table 36.
- Updated Table 1, Table 5, Table 11, Table 19, Table 20, Table 21, Table 22, Table 25, Table 28, Table 34, Table 37, Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, Table 46, Table 47, and Table 53.
- Updated Figure 1, Figure 2, Figure 4, Figure 10, Figure 12, Figure 13, and Figure 16.
- Removed table: GPIO Pulse Width for Cyclone® V Devices.
|
June 2013 |
3.4 |
- Updated Table 20, Table 27, and Table 34.
- Updated “UART Interface” and “CAN Interface” sections.
- Removed the following tables:
- Table 45: UART Baud Rate for Cyclone® V Devices
- Table 47: CAN Pulse Width for Cyclone® V Devices
|
May 2013 |
3.3 |
- Added Table 33.
- Updated Figure 5, Figure 6, Figure 17, Figure 19, and Figure 20.
- Updated Table 1, Table 4, Table 5, Table 10, Table 13, Table 19, Table 20, Table 26, Table 32, Table 35, Table 36, Table 43, Table 53, Table 54, Table 57, and Table 61.
|
March 2013 |
3.2 |
- Added HPS reset information in the “HPS Specifications” section.
- Added Table 57.
- Updated Table 1, Table 2, Table 17, Table 20, Table 52, and Table 56.
- Updated Figure 18.
|
January 2013 |
3.1 |
Updated Table 4, Table 20, and Table 56. |
November 2012 |
3.0 |
- Updated Table 1, Table 4, Table 5, Table 9, Table 14, Table 16, Table 17, Table 19, Table 20, Table 25, Table 28, Table 52, Table 55, Table 56, and Table 59.
- Removed table: Transceiver Block Jitter Specifications for Cyclone® V GX Devices.
- Added HPS information:
- Added “HPS Specifications” section.
- Added Table 33, Table 34, Table 35, Table 36, Table 37, Table 38, Table 39, Table 40, Table 41, Table 42, Table 43, Table 44, Table 45, and Table 46.
- Added Figure 4, Figure 5, Figure 6, Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, and Figure 16.
- Updated Table 3.
|
June 2012 |
2.0 |
Updated for the Quartus® Prime software v12.0 release:
- Restructured document.
- Removed “Power Consumption” section.
- Updated Table 1,Table 3, Table 19, Table 20, Table 25, Table 27, Table 28, Table 30, Table 31, Table 34, Table 36, Table 37, Table 38, Table 39, Table 41, Table 43, and Table 46.
- Added Table 22, Table 23, and Table 29.
- Added Figure 1 and Figure 2.
- Added “Initialization” and “Configuration Files” sections.
|
February 2012 |
1.2 |
- Added automotive speed grade information.
- Added Figure 2–1.
- Updated Table 2–3, Table 2–8, Table 2–9, Table 2–19, Table 2–20, Table 2–21, Table 2–22, Table 2–23, Table 2–24, Table 2–25, Table 2–26, Table 2–27, Table 2–28, Table 2–30, Table 2–35, and Table 2–43.
- Minor text edits.
|
November 2011 |
1.1 |
- Added Table 2–5.
- Updated Table 2–3, Table 2–4, Table 2–11, Table 2–13, Table 2–20, and Table 2–21.
|
October 2011 |
1.0 |
Initial release. |