Intel® Quartus® Prime Standard Edition User Guide: PCB Design Tools

ID 683619
Date 9/24/2018
Public
Document Table of Contents

2.6. Signal Integrity Analysis with Third-Party Tools Document Revision History

Table 3.  Document Revision History
Date Intel® Quartus® Prime Version Changes
2017.11.06 17.1.0
  • Reorganized chapter introduction.
2016.10.31 16.1.0
  • Corrected statement about timing simulation and double counting.
2015.11.02 15.1.0
  • Changed instances of Quartus II to Intel® Quartus® Prime .
June 2014 14.0.0 Updated format.
December 2010 10.0.1 Template update.
July 2010 10.0.0 Updated device support.
November 2009 9.1.0 No change to content.
March 2009 9.0.0
  • Was volume 3, chapter 12 in the 8.1.0 release.
  • No change to content.
November 2008 8.1.0
  • Changed to 8-1/2 x 11 page size.
  • Added information for Stratix III devices.
  • Input signals for Cyclone III devices are supported.
May 2008 8.0.0
  • Updated “Introduction” on page 12–1.
  • Updated Figure 12–1.
  • Updated Figure 12–3.
  • Updated Figure 12–13.
  • Updated “Output File Generation” on page 12–6.
  • Updated “Simulation with HSPICE Models” on page 12–17.
  • Updated “Invoking HSPICE Writer from the Command Line” on page 12–22.
  • Added “Sample Input for I/O HSPICE Simulation Deck” on page 12–29.
  • Added “Sample Output for I/O HSPICE Simulation Deck” on page 12–33.
  • Updated “Correlation Report” on page 12–41.
  • Added hyperlinks to referenced documents and websites throughout the chapter.
  • Made minor editorial updates.