Cyclone® V SX, ST and SE SoC Device Errata

ID 683618
Date 9/25/2015
Public
Document Table of Contents

1.1. Intel® -Specific SoC Errata for Cyclone® V SX, ST, and SE SoC Devices

This section lists the Intel® -specific SoC Errata that apply to the Hard Processor System (HPS) and the FPGA of the Cyclone® V SX, ST, and SE devices. Each listed erratum has an associated status which identifies any planned fixes.

Table 1.   Cyclone® V SX, ST, and SE Intel-Specific HPS Errata Summary
Issue Affected Devices Planned Fix
Hard Processor System (HPS)
EMAC RMII PHY Interface is Only Supported Through the FPGA Fabric All Cyclone® V SX, ST, and SE Devices None
Hard Processor System Level 2 Cache Error Correction Code All Cyclone® V SX, ST, and SE Devices

Rev B silicon for 25KLE and 40KLE devices – Q1 2014

Rev C silicon for 85KLE and 110KLE devices – Q1 2014

Hard Processor System PLL Lock Issue After Power-on Reset or Cold Reset All Cyclone® V SX, ST, and SE Devices

Rev C silicon for 25KLE and 40KLE devices – February 2015

Rev D silicon for 85KLE and 110KLE devices – December 2014

HPS TAP Controller Is Reset By Cold Reset All Cyclone® V SX, ST, and SE Devices

None

SPI Slave Output Signals Cannot Be Isolated When Routed to the HPS Pins All Cyclone® V SX, ST, and SE Devices

None

FPGA
External Memory Interface (EMIF) Maximum Frequency Specification Updage All Cyclone® V SX, ST, and SE Devices None
Fractional PLL Phase Alignment Error All Cyclone® V SX, ST, and SE Devices Refer to Table 5
Power Connection Recommendation for Cyclone V SoC ES Devices All Cyclone® V ES SX, ST, and SE Devices Production Devices
Configuration via Protocol (CvP) All Cyclone® V SX, ST, and SE Devices, except 5CSXC2 and 5CSXC4 Devices that are CvP capable will be available in Q2 2013.
Usermode High Icc All Cyclone® V SX, ST, and SE Devices None
False Configuration Failure in Active Serial Multi-Device Configuration x1 Mode All Cyclone® V ES SX, ST, and SE Devices None
JTAG Programming Operation Issue All Cyclone® V SX, ST, and SE Devices None