Serial Lite III Streaming Intel® Stratix® 10 FPGA IP Design Example User Guide
ID
683341
Date
11/01/2021
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Quick Start Guide
2. Detailed Description for Intel® Stratix® 10 H-tile and L-tile Serial Lite III Streaming Standard Clocking Mode Design Example
3. Detailed Description for Intel® Stratix® 10 H-tile and L-tile Serial Lite III Streaming Advanced Clocking Mode Design Example
4. Detailed Description for Intel® Stratix® 10 E-tile Serial Lite III Streaming Standard Clocking Mode Design Example
5. Detailed Description for Intel® Stratix® 10 E-tile Serial Lite III Streaming Advanced Clocking Mode Design Example
6. Serial Lite III Streaming Intel® Stratix® 10 FPGA IP Design Example User Guide Archives
7. Document Revision History for Serial Lite III Streaming Intel® Stratix® 10 FPGA IP Design Example User Guide
3.2. Hardware and Software Requirements
Intel uses the following hardware and software to test the example designs in a Linux system:
- Intel® Quartus® Prime software
- ModelSim* , QuestaSim* , Riviera-PRO* , Xcelium* , or VCS* / VCS* MX simulator
- Intel® Stratix® 10 GX Signal Integrity Development Kit (1SG280HU1F50E2VG) for hardware testing
Note: To use the Intel® Stratix® 10 TX Signal Integrity development kit with H-tile design examples, you must generate the design examples without the development kit and remap the pins to match the Intel® Stratix® 10 TX Signal Integrity development kit.