DSP Builder for Intel® FPGAs (Advanced Blockset): Handbook

ID 683337
Date 5/01/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Visible to Intel only — GUID: hco1423076553643

Ixiasoft

Document Table of Contents

7.2.10. Multiwire Transpose

This design example demonstrates how to use the MultiwireTranspose block.

The model file is demo_multiwiretranspose.mdl.