50G Interlaken Intel® FPGA IP User Guide

ID 683217
Date 10/31/2022
Public
Document Table of Contents

1.4. Performance and Resource Utilization

Table 4.  50G Interlaken IP Core Resource Utilization 

The table shows results obtained using the Quartus II software v13.1 and v13.1 Arria 10 edition releases for the following devices:

  • Arria 10 device 10AX115S2F45I2SGES
  • Arria V GZ device 5AGZE1H2F35I3
  • Stratix V GX device 5SGXMA7N2F45I3
  • Stratix V GT device 5SGTMC7K3F40I2

The results in this table do not include the out-of-band flow control block.

The numbers of ALMs and logic registers are rounded up to the nearest 100. The numbers of ALMs, before rounding, are the ALMs needed numbers from the Quartus II Fitter Report.

Device

Resource Utilization

ALMs

Logic Registers

M20K Blocks

Primary

Secondary

Arria 10

9900

200020600

1500

17

Arria V GZ

9800

20800

1600

17

Stratix V GX

9800

20700

1700

17

Stratix V GT 9800 20700 1600 17