PCB Design Guidelines: Agilex™ 3 FPGAs and SoCs

ID 853726
Date 8/20/2025
Public
Document Table of Contents

8.1. True Differential I/O Specifications

You must design the true differential interface to meet the timing channel analysis requirements. Refer to the following table for the transmitter jitter specification and voltage input differential requirements.
Table 9.  Supported LVDS SERDES Data Rate with Transmitter Jitter Spec and Voltage Input Differential
Maximum Data Rate 1250 Mbps
Transmitter Jitter- True Differential I/O Standard Refer to the Agilex™ 3 FPGAs and SoCs Data Sheet.
Voltage Input Different (Eye Height) Refer to the Agilex™ 3 FPGAs and SoCs Data Sheet.
Note: The LVDS SERDES data rate varies according to the device speed grade. For the supported data rate across different device speed grades, refer to the related information section.