1. Overview
2. BGA Footprint and Land Pattern
3. General PCB Design Considerations
4. VPBGA PCB Routing Guidelines
5. MBGA PCB Routing Guidelines
6. EMIF PCB Routing Guidelines (VPBGA and MBGA)
7. MIPI Interface Layout Design Guidelines (VPBGA and MBGA)
8. True Differential I/O Interface PCB Routing Guidelines
9. Power Distribution Network Design Guidelines
10. Document Revision History for the PCB Design Guidelines: Agilex™ 3 FPGAs and SoCs
9.1. Agilex™ 3 Power Distribution Network Design Guidelines Overview
9.2. Power Delivery Overview
9.3. Board Power Delivery Network Recommendations
9.4. Board LC Recommended Filters for Noise Reduction in Combined Power Delivery Rails
9.5. PCB PDN Design Guideline for Unused GTS Transceiver
9.6. PCB Voltage Regulator Recommendation for PCB Power Rails
9.7. Board PDN Simulations
9.8. Agilex™ 3 Device Family PDN Design Summary
8.1. True Differential I/O Specifications
You must design the true differential interface to meet the timing channel analysis requirements. Refer to the following table for the transmitter jitter specification and voltage input differential requirements.
Maximum Data Rate | 1250 Mbps |
Transmitter Jitter- True Differential I/O Standard | Refer to the Agilex™ 3 FPGAs and SoCs Data Sheet. |
Voltage Input Different (Eye Height) | Refer to the Agilex™ 3 FPGAs and SoCs Data Sheet. |
Note: The LVDS SERDES data rate varies according to the device speed grade. For the supported data rate across different device speed grades, refer to the related information section.