PCB Design Guidelines: Agilex™ 3 FPGAs and SoCs

ID 853726
Date 8/20/2025
Public
Document Table of Contents

9.8. Agilex™ 3 Device Family PDN Design Summary

Follow the Agilex™ 3 device family PDN design guidelines:

  1. Current PDN design guidelines stand for the maximum power consumption—the worst use case.
    • If the power data from various applications, configurations, or the PTC is lower than the maximum power used in the PDN design guideline, scare the recommended decoupling capacitors based on the ratio of design current to the maximum current as an estimate. Performing time domain simulation is mandatory to ensure compliance with package ball voltage specifications
  2. Apply the required power-up or power-down sequence grouping on the PCB.
  3. Use the recommended power tree presented in the Power Tree section for each Agilex™ 3 device with the suggested merged power nets.
  4. Use the recommended voltage regulators in the power tree or design your own voltage regulator based on the maximum ripple or total current supporting per power rail on the PCB. Keep in mind that the VRM inductors or bulk capacitors must be designed separately. Tables in the Decoupling Capacitors Recommendation section show the FPGA decoupling capacitors and do not include the voltage regulator bulk capacitors.
  5. Use the recommended bottom-side or FPGA periphery decoupling capacitors for each power net.
  6. Use the recommended LC filters for power nets.
  7. Use of sense line for IR drop compensation.
  8. Ensure your FPGA design follows the maximum recommended step load allowed at the package pin.
  9. Do post-layout simulation for the IR drop analysis to see if this is within the DC specification at the package pin in the Power Rails Tolerance section.
  10. Recommend doing post-layout time domain PCB simulation up to the package pin for critical power nets such as the VCC+VCCP to meet the AC voltage tolerance or specification at the package pin in the Power Rails Tolerance section.
  11. If it is not meeting the voltage tolerance (DC or AC) at the FPGA package pin, you must check the PCB and update the decoupling capacitors and redo the simulations.