PCB Design Guidelines: Agilex™ 3 FPGAs and SoCs

ID 853726
Date 8/20/2025
Public
Document Table of Contents

8. True Differential I/O Interface PCB Routing Guidelines

True differential I/O interface consists of connectors, cables, board vias, and traces. It supports up to 1.25 Gbps and is compatible with LVDS standard. It is also capable of interfacing with LVDS subsets such as RSDS and mini-LVDS. The maximum recommended trace length is 17 inches for board-to-board topology. The routing length is estimated based on FR-4 level PCB material.

Figure 37. Board-to-Board TopologyThis figure shows the board topology for true differential I/O interfaces.

Follow these guidelines to meet both true differential I/O interface topologies:

  • Use a 100-ohm differential trace impedance.
  • Follow the pair-to-pair spacing rules:
    • Keep 5H 3 spacing for stripline between pairs
    • Keep 7H3 spacing for microstrip between pairs
  • Ensure that the length matching between P and N lanes should be less than 5 mil and the data-to-clock should be less than ±50 mil. Consider the package length when performing length matching.
  • Avoid long stubs and high-speed single-ended I/O (≥ 200 MHz), which can degrade electrical performance.
  • To improve the performance after channel simulation, consider backdrilling to minimize the impact of the stub on signal transition vias. Note that this may increase PCB costs.
  • Altera recommends ground referencing for stripline routing.
3 H is the distance from the signal layer to the closest reference layer.